| Total No. of Pages: 3 | 3 |
|-----------------------|---|
|-----------------------|---|

| Seat |  |
|------|--|
| No.  |  |

# Final Year B.Tech. (Part - I) (Computer Science and Engineering) (Semester - VII) (CBCS) Examination, January-2023 ADVANCED COMPUTER ARCHITECTURE

Sub. Code: 83856

**Day and Date : Friday, 6 - 01 - 2023 Total Marks : 70** 

Time: 10.30 a.m. to 1.00 p.m.

**Instructions:** 1) All questions are compulsory.

- 2) Figures to the right indicate full marks.
- 3) Assume Suitable data wherever necessary.
- **Q1**) Rewrite the sentence with correct answer.

[14]

- a) Which of the following is the technique used to improve energy efficiency in modern microprocessors?
  - i) Do nothing well
  - ii) Dynamic Voltage-Frequency Scaling (DVFS)
  - iii) Overclocking
  - iv) All of the above
- b) Which of the following equation is correct?
  - i) MTBF = MTTF MTTR
- ii) MTBF = MTTF + MTTR
- iii) MTTF = MTBF + MTTR
- iv) MTTF = MTBF MTTR
- c) Which of the following equation is correct?
  - i) Module availability = MTTF/ (MTTF + MTTR)
  - ii) Module availability = MTBF/ (MTTF + MTTR)
  - iii) Module availability = MTBF/ (MTTF MTTR)
  - iv) Module availability = MTTF/ (MTTF MTTR)
- d) S access memory configuration is suitable for
  - i) Sequential address words
- ii) Non sequential address words
- iii) Both (i) and (ii)
- iv) None of the above
- e) The reciprocal of the clock period is called
  - i) Throughput

ii) Efficiency

iii) Frequency

iv) None of the above

P.T.O.

| f) | Idea                                               | ally, nonpipelined processor w clock periods                   | ith k  | stages can process n tasks in     |  |  |  |  |  |
|----|----------------------------------------------------|----------------------------------------------------------------|--------|-----------------------------------|--|--|--|--|--|
|    | i)                                                 | k*(n-1)                                                        | ii)    | k*(n+1)                           |  |  |  |  |  |
|    | iii)                                               | n*(k-1)                                                        | iv)    | n*k                               |  |  |  |  |  |
| g) | Wh                                                 | ich type of cache miss occur ev                                | en if  | you had an infinite sized cache?  |  |  |  |  |  |
|    | i)                                                 | Compulsory                                                     | ii)    | Capacity                          |  |  |  |  |  |
|    | iii)                                               | Conflict                                                       | iv)    | None of the above                 |  |  |  |  |  |
| h) | To 1                                               | reduce the Hit time and Power,                                 | the fi | rst level caches should be        |  |  |  |  |  |
|    | i)                                                 | Small                                                          | ii)    | Large                             |  |  |  |  |  |
|    | iii)                                               | -                                                              | iv)    | -                                 |  |  |  |  |  |
| i) | In a                                               | ssociative memory, which regis                                 | tered  | is used to hold the current match |  |  |  |  |  |
|    | patt                                               | erns in the associative memory                                 | ?      |                                   |  |  |  |  |  |
|    | i)                                                 | Masking register                                               | ii)    | Temporary register                |  |  |  |  |  |
|    | iii)                                               | Indicator register                                             | iv)    | Comparand register                |  |  |  |  |  |
| j) | In t                                               | he Bit parallel organization, the                              | comp   | parison operation is performed    |  |  |  |  |  |
|    | i)                                                 | All words at a time                                            |        |                                   |  |  |  |  |  |
|    | ii)                                                | One word at a time                                             |        |                                   |  |  |  |  |  |
|    | iii)                                               | One bit slice at a time                                        |        |                                   |  |  |  |  |  |
|    | iv)                                                | All bit slices which are not ma                                | asked  | off at a time                     |  |  |  |  |  |
| k) | In                                                 | GPU computational structu                                      | re, _  | is assigned to the                |  |  |  |  |  |
|    | mu]                                                | tithreaded SIMD Processor.                                     |        |                                   |  |  |  |  |  |
|    | i)                                                 | Grid                                                           | ii)    | Thread Blocks                     |  |  |  |  |  |
|    | iii)                                               | Threads                                                        | iv)    | All of the above                  |  |  |  |  |  |
| 1) | In GPU memory structure, local memory is shared by |                                                                |        |                                   |  |  |  |  |  |
|    | i) All threads in multithreaded SIMD Processor     |                                                                |        |                                   |  |  |  |  |  |
|    | ii)                                                | All threads in a Thread Block                                  |        |                                   |  |  |  |  |  |
|    | iii)                                               | All Grids                                                      |        |                                   |  |  |  |  |  |
|    | iv)                                                | None of the above                                              |        |                                   |  |  |  |  |  |
| m) | Dis                                                | Distributed shared memory multiprocessors are sometimes called |        |                                   |  |  |  |  |  |
|    | i)                                                 | Cache only memory access                                       |        |                                   |  |  |  |  |  |
|    | ii)                                                | Uniform memory access                                          |        |                                   |  |  |  |  |  |
|    | iii)                                               | Nonuniform memory access                                       |        |                                   |  |  |  |  |  |
|    | iv)                                                | All of the above                                               |        |                                   |  |  |  |  |  |
| n) |                                                    | defines the behavior o                                         | f rea  | ds and writes with respect to     |  |  |  |  |  |
|    | acc                                                | esses to other memory location                                 | ıs.    |                                   |  |  |  |  |  |
|    | i)                                                 | Coherence                                                      | ii)    | Consistency                       |  |  |  |  |  |
|    | iii)                                               | Serialization                                                  | iv)    | Realization                       |  |  |  |  |  |

| <b>Q2</b> ) | Solv | e any 2 of the following questions. (7 Marks Each)                                                                           |                      |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------|----------------------|
|             | a)   | Explain the Flynn's classification of computer architectures with a diagrams.                                                | neat<br>[ <b>7</b> ] |
|             | b)   | Explain the basic structure of linear pipeline processor.                                                                    | [7]                  |
|             | c)   | What is Miss rate? Explain three categories of cache misses in three Model.                                                  | Cs [7]               |
| Q3)         | Solv | e any Two of the following questions. (7 Marks Each)                                                                         |                      |
|             | a)   | Define the two states of service with respect to an SLA. Explain the main measures of dependability.                         | two<br>[ <b>7</b> ]  |
|             | b)   | Explain Ramamoorthy and Li's classification of pipeline process according to pipeline configurations and control strategies. | ssor<br>[ <b>7</b> ] |
|             | c)   | List and explain six basic cache optimizations in short.                                                                     | [7]                  |
| <b>Q4</b> ) | Solv | e any two of the following questions. (7 Marks Each)                                                                         |                      |
|             | a)   | Explain the three special vector instructions with example                                                                   | [7]                  |
|             |      | i) Compare                                                                                                                   |                      |
|             |      | ii) Compress                                                                                                                 |                      |
|             |      | iii) Merge                                                                                                                   |                      |
|             | b)   | Explain the architectural configuration of SIMD array processors.                                                            | <b>[7]</b>           |
|             | c)   | Explain the basic architecture of a distributed-memory multiprocessor                                                        | :[7]                 |
| <b>Q</b> 5) | Solv | e any two of the following questions. (7 Marks Each)                                                                         |                      |
|             | a)   | State the three types of pipelined vector processing methods and expethe vertical vector processing method with example.     | lain<br>[ <b>7</b> ] |
|             | b)   | Explain the programming in GPU with CUDA.                                                                                    | [7]                  |
|             | c)   | What are the challenges of parallel processing?                                                                              | [7]                  |



| Seat |  |
|------|--|
| No.  |  |

Total No. of Pages: 4

# Final Year B. Tech. (Computer Science and Engineering) (Semester - VII) (CBCS) Examination, March - 2023 ADVANCED COMPUTER ARCHITECTURE

Sub. Code: 83856

| •                               | Day and Date: Thursday, 15 - 06 - 2023  Total Marks: 70     |                                                                                                              |                                                              |                             |                  |                                                                            |  |
|---------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------|------------------|----------------------------------------------------------------------------|--|
| Time: 2.30 p.i<br>Instructions: |                                                             | 1)<br>2)<br>3)                                                                                               | All questions are<br>Figures to the rig<br>All questions car | ht iindicate                | full n           | narks.                                                                     |  |
| <b>Q1</b> ) a)                  |                                                             |                                                                                                              | -                                                            | -                           | _                | ne relationship among processor<br>verage access time t <sub>d</sub> . [1] |  |
|                                 | i)                                                          | $t_d < t_d$                                                                                                  | $_{\rm m}$ < $t_{\rm p}$                                     |                             | ii)              | $t_{\rm m} < t_{\rm d} < t_{\rm p}$                                        |  |
|                                 | iii)                                                        | $t_{m}$                                                                                                      | $t_d > t_p$                                                  | 6                           | iv)              | $t_d > t_m > t_p$                                                          |  |
| b)                              |                                                             | interl                                                                                                       | -                                                            | and I/O op                  | erati            | ions among several programs is [1]                                         |  |
|                                 | i)                                                          | Batc                                                                                                         | ch processing                                                |                             |                  |                                                                            |  |
|                                 | ii)                                                         | Time                                                                                                         | e sharing                                                    |                             |                  |                                                                            |  |
|                                 | iii)                                                        | Mult                                                                                                         | titasking                                                    |                             |                  |                                                                            |  |
|                                 | iv)                                                         | Mult                                                                                                         | tiprogramming                                                |                             |                  |                                                                            |  |
| c)                              |                                                             | a SIMD computer, which of the following scheme is used to particle set of PEs into enabled and disable sets? |                                                              |                             |                  |                                                                            |  |
|                                 | i)                                                          | Rout                                                                                                         | ting scheme                                                  |                             | ii)              | Broadcasting                                                               |  |
|                                 | iii)                                                        | Netv                                                                                                         | work topology                                                |                             | iv)              | Masking scheme                                                             |  |
| d)                              | In pipeline, the computer clock period is defined by        |                                                                                                              |                                                              |                             | s defined by [1] | ]                                                                          |  |
|                                 | i)                                                          | Maximum of time delays of all stages plus time delay of latch                                                |                                                              |                             |                  | ges plus time delay of latch                                               |  |
|                                 | ii) Minimum of time delays of all stages plus time delay of |                                                                                                              |                                                              | es plus time delay of latch |                  |                                                                            |  |
|                                 | iii)                                                        | i) Average of time delays of all stages plus time delay of latch                                             |                                                              |                             |                  | s plus time delay of latch                                                 |  |
|                                 | iv) None of the above <b>P.T.O</b>                          |                                                                                                              |                                                              |                             | •                |                                                                            |  |

| e) | e) Ideally, a linear pipeline with k stages can process n tasks in periods                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |                                           |  |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------|--|--|
|    | i)                                                                                                                                                                                            | k-(n+1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ii)        | k*(n-1)                                   |  |  |
|    | iii)                                                                                                                                                                                          | k+(n+1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | iv)        | k+(n-1)                                   |  |  |
| f) |                                                                                                                                                                                               | the S access memory organization from particular the information from particular the second control of the sec |            | which address bits are used to module [1] |  |  |
|    | i)                                                                                                                                                                                            | Higher (n-m) bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ii)        | Lower (n-m) bits                          |  |  |
|    | iii)                                                                                                                                                                                          | Higher m bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | iv)        | Lower m bits                              |  |  |
| g) | An                                                                                                                                                                                            | nemory hierarchy takes advanta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | age of     | [1]                                       |  |  |
|    | i)                                                                                                                                                                                            | Principle of Locality                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |                                           |  |  |
|    | ii)                                                                                                                                                                                           | Principle of Multithreading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |                                           |  |  |
|    | iii)                                                                                                                                                                                          | Principle of Multiaccess                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |            |                                           |  |  |
|    | iv)                                                                                                                                                                                           | None of the above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |                                           |  |  |
| h) |                                                                                                                                                                                               | ache that has just one block posame location) is called                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | er set<br> | (so a block is always placed in [1]       |  |  |
|    | i)                                                                                                                                                                                            | direct-mapped cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ii)        | fully associative cache                   |  |  |
|    | iii)                                                                                                                                                                                          | multilevel cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | iv)        | None of the above                         |  |  |
| i) | In associative memory, which registered is used to enable or disable the bit slices to be involved in the parallel comparision operations across all the words in the associative memory? [1] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |                                           |  |  |
|    | i)                                                                                                                                                                                            | Masking register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ii)        | Temporary register                        |  |  |
|    | iii)                                                                                                                                                                                          | Indicator register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | iv)        | Comparand register                        |  |  |
| j) | Wh                                                                                                                                                                                            | ich registeris used to handle th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | e IF s     | statements in Vector loops? [1]           |  |  |
|    | i)                                                                                                                                                                                            | Vector length register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ii)        | Scalar register                           |  |  |
|    | iii)                                                                                                                                                                                          | Vector mask register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | iv)        | None of the above                         |  |  |
| k) |                                                                                                                                                                                               | Us have the following type of pgramming environment:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | aralle     | elism that can be captured by the [1]     |  |  |
|    | i)                                                                                                                                                                                            | Multithreading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |                                           |  |  |
|    | ii)                                                                                                                                                                                           | MIMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                                           |  |  |
|    | iii)                                                                                                                                                                                          | SIMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                                           |  |  |
|    | iv)                                                                                                                                                                                           | Instruction-level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |                                           |  |  |
|    | v)                                                                                                                                                                                            | All the above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                                           |  |  |

#### -3-

b)

c)

of processing.

Explain Handler's classification of pipeline processor according to levels

Explain the set associative scheme of placing the block in a cache. [7]

[7]

| <b>Q4</b> ) | Solve any | two of the | following | question ( | (7 Marks Each |
|-------------|-----------|------------|-----------|------------|---------------|
|             |           |            |           |            |               |

- a) What is Vector Operand? Explain the classification of vector instructions into four primitive types with example. [7]
- b) Explain the data routing and masking mechanisms for processing elements in SIMD computers. [7]
- c) Explain the basic structure of a centralized shared-memory multiprocessor based on a multicore chip. [7]

## **Q5**) Solve any two of the following question (7 Marks Each)

- a) State the three types of pipelined vector processing methods and explain the horizontal vector processing method with example. [7]
- b) Explain NVIDIA GPU Computational Structure. [7]
- c) What is cache coherence protocol? Explain the two classes of cache coherence protocols. [7]



QP Code: 9028QP Total No. of Pages: 3

Total Marks: 70

Seat No.

### Winter Examination Oct/Nov 2023

Subject Name: Bachelor of Engineering  $_67541\_83856\_83990$  Advanced Computer Architecture  $_29.11.2023\_10.30$  AM To  $_01.00$  PM

Subject Code: 83856

Day and Date: - Wednesday, 29-11-2023

Time: - 10:30 am to 01:00 pm

**Instructions.:** 

- 1) All questions are compulsory
- 2) Figures to the right indicate full marks
- 3) Assume suitable data wherever necessary and mention it boldly
- Q.1. Q.1 Solve MCQs. (1 Marks Each)

[14]

- 1. Which of the following equation is correct?
- 1. Module availability = MTTF/ (MTTF + MTTR)
- 2. Module availability = MTBF/ (MTTF + MTTR)
- 3. Module availability = MTBF/ (MTTF MTTR)
- 4. Module availability = MTTF/ (MTTF MTTR)
- 2. In the S access memory organization, total time required to access k consecutive words in sequence starting in module i with a memory access time Ta and a latch delay of  $\tau$  if i+k<=M
- $1. \tau + kTa$
- $2. \tau + (k-1)Ta$
- 3. Ta +  $(k-1)\tau$
- 4. Ta +  $k\tau$
- 3. Increase in volume
- 1. decrease the cost
- 2. decreases the learning curve
- 3. both (A) and (B)
- 4. None of the above
- 4. In SIMD computer, which of the following scheme is used to partitions the set of PEs into enabled and disable sets?
- 1. Routing scheme
- 2. Broadcasting
- 3. Network topology
- 4. Masking scheme
- 5. In ideal case, the maximum throughput that can be achieved with linear pipeline is
- 1.  $1/\tau$
- 2. f
- 3. both (a) and (b)
- 4. k

| 6. Ideally, a linear pipeline with k stages can process n tasks in [14]  |
|--------------------------------------------------------------------------|
| clock periods                                                            |
| 1. k-(n+1)                                                               |
| 2. k*(n-1)                                                               |
| 3. $k+(n+1)$                                                             |
| 4. k+(n-1)                                                               |
| 7. In, extra bits are kept in the cache to predict the way, or           |
| block within the set of the next cache access.                           |
| 1. Set prediction                                                        |
| 2. Cache prediction                                                      |
| 3. Way prediction                                                        |
| 4. None of the above                                                     |
| 8. Which type of cache miss occur even if you had an infinite sized      |
| cache?                                                                   |
| 1. Compulsory                                                            |
| 2. Capacity                                                              |
| 3. Conflict                                                              |
| 4. None of the above                                                     |
| 9. Which technique is used to tackle the problem where the vector is     |
| longer than the maximum length?                                          |
| 1. chaining                                                              |
| 2. stride                                                                |
| 3. data mining                                                           |
| 4. strip mining                                                          |
| 10. The primary mechanism for supporting sparse matrices                 |
| is using index vectors.                                                  |
| 1. Masking operation                                                     |
| 2. gather-scatter operations                                             |
| 3. stride operations                                                     |
| 4. chaining operation                                                    |
| 11. In GPU computational structure, is assigned to the                   |
| multithreaded SIMD Processor.                                            |
| 1. Grid                                                                  |
| 2. Thread Blocks                                                         |
| 3. Threads                                                               |
| 4. All of the above                                                      |
| 12. Thread level parallelism is utilized by the following software model |
| 1. Parallel processing                                                   |
| 2. Request level parallelism                                             |
| 3. Multiprogramming                                                      |
| 4. All the above                                                         |

|      | <ul> <li>13. A memory system is coherent if it</li> <li>1. Preserve the program order</li> <li>2. Preserve coherent view of memory</li> <li>3. Ensures write serialization</li> <li>4. All the above</li> </ul>                                                                                                                                                                                                   |      |  |  |  |  |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|
|      | 14. In cache coherence protocol, every cache that has a copy of the data from a block of physical memory could track the sharing status of the block.  1. Directory based 2. Snooping 3. Consistency 4. None of the above                                                                                                                                                                                         |      |  |  |  |  |  |
| Q.2. | <ul> <li>Q2) Solve any two of the following question (7 Marks Each)</li> <li>1. Explain the functional structure of SIMD array processor.</li> <li>2. Define the two states of service with respect to an SLA. Explainthe two main measures of dependability.</li> <li>3. Explain Handler's classification of pipeline processor according to levels of processing.</li> </ul>                                    | [14] |  |  |  |  |  |
| Q.3. | <ul><li>Q3) Solve any two of the following question (7 Marks Each)</li><li>1. Draw and explain S-access memory organization.</li><li>2. List and explain six basic cache optimizations in short.</li><li>3. Explain the use of nonblocking caches to increase the cache bandwidth.</li></ul>                                                                                                                      | [14] |  |  |  |  |  |
| Q.4. | <ul> <li>Q4) Solve any two of the following question (7 Marks Each)</li> <li>1. Explain the architecture of a typical vector processor with multiple functional pipes with neat diagram.</li> <li>2. What is Vector Operand? Explain the classification of vector instructions into four primitive types with example.</li> <li>3. Explain the components of Processing Element (PE) in SIMD computer.</li> </ul> | [14] |  |  |  |  |  |
| Q.5. | <ul> <li>Q5) Solve any two of the following question (7 Marks Each)</li> <li>1. Explain NVIDIA GPU Computational Structure.</li> <li>2. Explain the basic structure of a centralized shared-memory multiprocessor based on a multicore chip.</li> <li>3. Explain directory based cache coherence protocol.</li> </ul>                                                                                             | [14] |  |  |  |  |  |